Product Information

SSTE32882KA1AKG8

SSTE32882KA1AKG8 electronic component of Renesas

Datasheet
Registers LOW VOLTAGE REGISTER DDR3

Manufacturer: Renesas
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

1: USD 8.8844 ea
Line Total: USD 8.88

1891 - Global Stock
Ships to you between
Thu. 09 May to Mon. 13 May
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
1891 - Global Stock


Ships to you between Thu. 09 May to Mon. 13 May

MOQ : 1
Multiples : 1
1 : USD 7.5325
10 : USD 6.923
25 : USD 6.6125
100 : USD 5.8995
250 : USD 5.635
500 : USD 5.198
1000 : USD 4.8185
2000 : USD 4.807

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Package / Case
Packaging
Height
Length
Series
Width
Brand
Moisture Sensitive
Factory Pack Quantity :
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
TSI109-200ILY electronic component of Renesas TSI109-200ILY

IDT Interface - Specialized PowerPC Host Bridge
Stock : 0

SSTE32882KB1AKG electronic component of Renesas SSTE32882KB1AKG

IDT Clock Drivers & Distribution LOW POWER DDR3 Register PLL
Stock : 0

TSE2004GB2B0NCG8 electronic component of Renesas TSE2004GB2B0NCG8

Board Mount Temperature Sensors DDR4 Temp Sensor with SPD
Stock : 0

Tsi107D-100JEY electronic component of Renesas Tsi107D-100JEY

Host Bridge 503-Pin FCBGA
Stock : 0

Tsi109-200IL electronic component of Renesas Tsi109-200IL

Interface - Specialised PowerPC Host Bridge
Stock : 0

TSE2002GB2A1NCG8 electronic component of Renesas TSE2002GB2A1NCG8

Board Mount Temperature Sensors TEMP SENSOR ENHANCED PRIME
Stock : 0

TSE2002B3CNCG8 electronic component of Renesas TSE2002B3CNCG8

Board Mount Temperature Sensors TEMP SENSOR
Stock : 0

SSTE32882KB1AKG8 electronic component of Renesas SSTE32882KB1AKG8

Clock Drivers & Distribution Low Power DDR3 Register + PLL
Stock : 1551

SSTVF16859BKLFT electronic component of Renesas SSTVF16859BKLFT

DDR 13-Bit to 26-Bit Registered Buffer
Stock : 0

TSE2004GB2C0NCG8 electronic component of Renesas TSE2004GB2C0NCG8

Board Mount Temperature Sensors Crystal Oscillator
Stock : 7177

Image Description
SN74SSTVF32852KR electronic component of Texas Instruments SN74SSTVF32852KR

Registered Buffer Single 24-CH CMOS 114-Pin BGA MICROSTAR T/R
Stock : 0

SN74SSTV16857DGGR electronic component of Texas Instruments SN74SSTV16857DGGR

Registers 14 Bit
Stock : 0

SN74SSTUB32866ZWLR electronic component of Texas Instruments SN74SSTUB32866ZWLR

Registers 25B Configurable Registered Buffer
Stock : 0

SN74SSTEB32866ZWLR electronic component of Texas Instruments SN74SSTEB32866ZWLR

Registers 1.5V/1.8V 25B Config Reg Buffer
Stock : 0

SN74SSQEB32882ZALR electronic component of Texas Instruments SN74SSQEB32882ZALR

Registers 28-56 Bit Registered Buffer
Stock : 0

SN74SSQEA32882ZALR electronic component of Texas Instruments SN74SSQEA32882ZALR

Registers 28B-56B Reg Buffer
Stock : 0

SN74SSQE32882ZCJR electronic component of Texas Instruments SN74SSQE32882ZCJR

Registers 28B-56B Registered Buffer
Stock : 0

SN74LS670N electronic component of Texas Instruments SN74LS670N

Registers 4-by-4 register file With 3-State Outputs
Stock : 0

CD54HC40105F3A electronic component of Texas Instruments CD54HC40105F3A

FIFO Register Single 4-CH CMOS 16-Pin CDIP Tube
Stock : 0

74HC40105N,652 electronic component of NXP 74HC40105N,652

Registers 4-BIT X 16 WORD FIFO
Stock : 0

DATASHEET 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY SSTE32882KA1 TEST AND QUAD CHIP SELECT DRAS, DCAS, and DWE), and indicates whether a parity error Description has occurred on the open-drain ERROUT pin (active low). The convention is even parity i.e., valid parity is defined as an even This 28-bit 1:2, or 26-bit 1:2 and 4-bit 1:1, registering clock number of ones across the DIMM-independent data inputs driver with parity is designed for 1.25V, 1.35V and 1.5V VDD combined with the parity input bit. To calculate parity, all operation. DIMM-independent D-inputs must be tied to a known logic state. All inputs are 1.25,1.35V and 1.5V CMOS compatible, except the The DIMM-dependent signals (DCKEn, DODTn, and DCSn) are reset (RESET) and MIRROR inputs which are LVCMOS. All not included in the parity check computation. outputs are 1.25V,1.35V and 1.5V CMOS edge-controlled drivers optimized to drive single terminated 25 to 50 traces in DDR3 To ensure defined outputs from the register before a stable clock RDIMM applications, except the open-drain error (ERROUT) has been supplied, RESET must be held in the low state during output. The clock outputs (Yn and Yn) and control net outputs power-up. QnCKEn, QnCSn and QnODTn are designed with a different The SSTE32882KA1 is available in a 176-ball BGA with strength and skew to compensate for different loading and 0.65mm ball pitch in a 11 x 20 grid. The device pinout supports equalize signal travel speed. outputs on the outer two left and right columns to support easy The SSTE32882KA1 has two basic modes of operation DIMM signal routing. Corresponding inputs are placed in a-way associated with the Quad Chip Select Enable (QCSEN) input. that two devices can be placed back-to-back for four Rank When the QCSEN input pin is open (or pulled high), the modules while the data inputs share the same vias. Each input and component has two chip select inputs, DCS0 and DCS1, and two output is located close to an associated no ball position or on the copies of each chip select output, QACS0, QACS1, QBCS0 and outer two rows to allow low cost via technology combined with QBCS1. This is theQuadCS disable mode. When the the small 0.65mm ball pitch. QCSEN input pin is pulled low, the component has four chip select inputs DCS 3:0 , and four chip select outputs, QCS 3:0 . This is theQuadCS enable mode. Through the remainder of this specification, DCS n:0 will indicate all of the chip select inputs, where n=1 for QuadCS disabled, and n=3 for QuadCS enabled. QxCS n:0 will indicate all of the chip select outputs. The SSTE32882KA1 includes a high-performance, low-jitter, low-skew buffer that distributes a differential clock input (CK and CK) to four differential pairs of clock outputs (Yn and Yn), and to one differential pair of feedback clock outputs (FBOUT and FBOUT). The clock outputs are controlled by the input clocks (CK and CK), the feedback clocks (FBIN and FBIN), and the analog power inputs (AVDD and AVSS). When AVDD is grounded, the PLL is turned off and bypassed for test purposes. The SSTE32882KA1 operates from a differential clock (CK and CK). Data are registered at the crossing of CK going high, and CK going low. The data is either driven to the corresponding device outputs if exactly one of the DCS n:0 input signals is driven low. Based on the control register settings, the device can change its output characterisitics to match different DIMM net topologies. The timing can be changed to compensate for different flight time of signals within the target application. By disabling unused outputs the power consumption is reduced. The SSTE32882KA1 accepts a parity bit from the memory controller on the parity (PAR IN) input, compares it with the data received on the DIMM-independent data inputs (DAn, DBAn, 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT 1 SSTE32882KA1 7314/9SSTE32882KA1 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT COMMERCIAL TEMPERATURE RANGE Features Pinout optimizes DDR3 RDIMM PCB layout DDR3-800/1066/1333/1600/1866/2133 rate 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs support stacked DDR3 RDIMMs Phase Lock Loop clock driver for buffering one differential clock pair (CK and CK) and distributing to four differential outputs Supports LVCMOS switching levels on the RESET and MIRROR inputs Checks priority on DIMM-independent data inputs Supports dynamic 1T/3T timing transaction and output inversion feature for improved timing performance during normal operations and MRS command pass-through Supports CKE Power Down operation modes Supports Quad Chip Select operation features RESET input disables differential input recievers, resets all registers, and disables all output drivers except ERROUT and QnCKEn Provides access to internal control words for configuring the device features and adapting in different RDIMM and system applications Latch-up performance exceeds 100mA ESD > 2000V per MIL-STD883, Method 3015 ESD > 200V using machine model (c = 200pF, R = 0) Available in 176 Ball Grid Array package 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT 2 SSTE32882KA1 7314/9

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
CEL (RENESAS)
ID4
IDT
IDT, Integrated Device Technology Inc
INTEGRATED DEVICE
INTEGRATED DEVICE TECHNOLOGY
INTEGRATED DEVICES TECH AID
Intersil
INTERSIL - FGC
Intersil(Renes as Electronics)
Intersil(Renesas Electronics)
ITS
REA
RENESAS
RENESAS (IDT)
RENESAS (INTERSIL)
Renesas / IDT
Renesas / Intersil
Renesas Electronics
Renesas Electronics America
RENESAS TECHNOLOGY

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted