Product Information

SSTE32882KB1AKG8

SSTE32882KB1AKG8 electronic component of Renesas

Datasheet
Clock Drivers & Distribution Low Power DDR3 Register + PLL

Manufacturer: Renesas
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

1: USD 7.6763 ea
Line Total: USD 7.68

1504 - Global Stock
Ships to you between
Wed. 22 May to Fri. 24 May
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
1504 - WHS 1


Ships to you between Wed. 22 May to Fri. 24 May

MOQ : 1
Multiples : 1
1 : USD 5.267
10 : USD 4.784
100 : USD 4.0365
250 : USD 3.8295
500 : USD 3.496
1000 : USD 3.0245
2000 : USD 2.99
4000 : USD 2.99
10000 : USD 2.99

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Series
Package / Case
Packaging
Height
Length
Width
Brand
Moisture Sensitive
Factory Pack Quantity :
Cnhts
Hts Code
Mxhts
Product Type
Subcategory
Taric
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
F2250EVBI electronic component of Renesas F2250EVBI

RF Development Tools F2250 Eval Board 1.4dB 2K MHz 33.6dB
Stock : 7

F2255EVBI electronic component of Renesas F2255EVBI

RF Development Tools F2255 Eval Board RF Attenuator 1.1dB
Stock : 2

F2933EVBI electronic component of Renesas F2933EVBI

RF Development Tools F2933 RF Switch
Stock : 1

F2976EVBI-50OHM electronic component of Renesas F2976EVBI-50OHM

RF Development Tools High Linearity Broadband SP2T 5MHz to 10GHz Eval Board 50 ohms
Stock : 2

F2480EVBI electronic component of Renesas F2480EVBI

RF Development Tools MATCHED BROADBAND RF VGA Evaluation Board
Stock : 1

F2910EVBI electronic component of Renesas F2910EVBI

RF Development Tools F2910 SPST RF Switch Eval board
Stock : 2

F2911EVBI electronic component of Renesas F2911EVBI

F2911 High Reliability SPST Absorptive RF Switch Evaluation Board Box
Stock : 1

F2970EVBI electronic component of Renesas F2970EVBI

RF Development Tools F2970, 75 ohm SPDTA RF Switch Eval board
Stock : 2

F1958EVB electronic component of Renesas F1958EVB

RF Development Tools F1958EVB EVAL BOARD
Stock : 5

YCONNECT-IT-I-RJ4501 electronic component of Renesas YCONNECT-IT-I-RJ4501

RF Development Tools Industrial Ethernet RJ45 Solution Kit
Stock : 5

Image Description
MC10H645FNG electronic component of ON Semiconductor MC10H645FNG

Clock Drivers & Distribution 1:9 TTL Clock Driver
Stock : 1

8523AGI-03LN electronic component of Renesas 8523AGI-03LN

IDT Clock Drivers & Distribution 4 HSTL OUT BUFFER
Stock : 0

SY89828LHY electronic component of Microchip SY89828LHY

Clock Synthesizer / Jitter Cleaner 3.3V Dual 1:10 LVDS Fanout/Translator (I Temp, Lead Free)
Stock : 328

MC100LVEP111FAG electronic component of ON Semiconductor MC100LVEP111FAG

Clock Drivers & Distribution 2.5V/3.3V 1:10 Diff ECL/PECL/HST Driver
Stock : 854

NB7L572MNG electronic component of ON Semiconductor NB7L572MNG

Clock Drivers & Distribution TSMC 4-1-2 MLL-PECL
Stock : 43

6ES7231-5PF32-0XB0 electronic component of Siemens 6ES7231-5PF32-0XB0

Module: expansion; 24VDC; Inputs:8; Series: S7-1200; 70x100x75mm
Stock : 1

6ES7231-4HF32-0XB0 electronic component of Siemens 6ES7231-4HF32-0XB0

Module: expansion; 24VDC; Inputs:8; Series: S7-1200; 45x100x75mm
Stock : 2

6ES7221-1BF32-0XB0 electronic component of Siemens 6ES7221-1BF32-0XB0

Module: expansion; 24VDC; Inputs:8; Series: S7-1200; 45x100x75mm
Stock : 3

74FCT3807ASOG electronic component of Renesas 74FCT3807ASOG

Clock Drivers & Distribution 3.3V 1:10 Clock Driver
Stock : 394

853S012AKILF electronic component of Renesas 853S012AKILF

Clock Drivers & Distribution 12:1 Differential 3V,2.5V LVPECL
Stock : 407

DATASHEET 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY SSTE32882KB1 TEST AND QUAD CHIP SELECT DRAS, DCAS, and DWE), and indicates whether a parity error Description has occurred on the open-drain ERROUT pin (active low). The convention is even parity i.e., valid parity is defined as an even This 28-bit 1:2, or 26-bit 1:2 and 4-bit 1:1, registering clock number of ones across the DIMM-independent data inputs driver with parity is designed for 1.25V, 1.35V and 1.5V VDD combined with the parity input bit. To calculate parity, all operation. DIMM-independent D-inputs must be tied to a known logic state. All inputs are 1.25,1.35V and 1.5V CMOS compatible, except the The DIMM-dependent signals (DCKEn, DODTn, and DCSn) are reset (RESET) and MIRROR inputs which are LVCMOS. All not included in the parity check computation. outputs are 1.25V,1.35V and 1.5V CMOS edge-controlled drivers optimized to drive single terminated 25 to 50 traces in DDR3 To ensure defined outputs from the register before a stable clock RDIMM applications, except the open-drain error (ERROUT) has been supplied, RESET must be held in the low state during output. The clock outputs (Yn and Yn) and control net outputs power-up. QnCKEn, QnCSn and QnODTn are designed with a different The SSTE32882KB1 is available in a 176-ball BGA with strength and skew to compensate for different loading and 0.65mm ball pitch in a 11 x 20 grid. The device pinout supports equalize signal travel speed. outputs on the outer two left and right columns to support easy The SSTE32882KB1 has two basic modes of operation DIMM signal routing. Corresponding inputs are placed in a-way associated with the Quad Chip Select Enable (QCSEN) input. that two devices can be placed back-to-back for four Rank When the QCSEN input pin is open (or pulled high), the modules while the data inputs share the same vias. Each input and component has two chip select inputs, DCS0 and DCS1, and two output is located close to an associated no ball position or on the copies of each chip select output, QACS0, QACS1, QBCS0 and outer two rows to allow low cost via technology combined with QBCS1. This is theQuadCS disable mode. When the the small 0.65mm ball pitch. QCSEN input pin is pulled low, the component has four chip select inputs DCS 3:0 , and four chip select outputs, QCS 3:0 . This is theQuadCS enable mode. Through the remainder of this specification, DCS n:0 will indicate all of the chip select inputs, where n=1 for QuadCS disabled, and n=3 for QuadCS enabled. QxCS n:0 will indicate all of the chip select outputs. The SSTE32882KB1 includes a high-performance, low-jitter, low-skew buffer that distributes a differential clock input (CK and CK) to four differential pairs of clock outputs (Yn and Yn), and to one differential pair of feedback clock outputs (FBOUT and FBOUT). The clock outputs are controlled by the input clocks (CK and CK), the feedback clocks (FBIN and FBIN), and the analog power inputs (AVDD and AVSS). When AVDD is grounded, the PLL is turned off and bypassed for test purposes. The SSTE32882KB1 operates from a differential clock (CK and CK). Data are registered at the crossing of CK going high, and CK going low. The data is either driven to the corresponding device outputs if exactly one of the DCS n:0 input signals is driven low. Based on the control register settings, the device can change its output characterisitics to match different DIMM net topologies. The timing can be changed to compensate for different flight time of signals within the target application. By disabling unused outputs the power consumption is reduced. The SSTE32882KB1 accepts a parity bit from the memory controller on the parity (PAR IN) input, compares it with the data received on the DIMM-independent data inputs (DAn, DBAn, 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT 1 SSTE32882KB1 7326/3SSTE32882KB1 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT COMMERCIAL TEMPERATURE RANGE Features Pinout optimizes DDR3 RDIMM PCB layout DDR3-800/1066/1333/1600/1866/2133 rate 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs support stacked DDR3 RDIMMs Phase Lock Loop clock driver for buffering one differential clock pair (CK and CK) and distributing to four differential outputs Supports LVCMOS switching levels on the RESET and MIRROR inputs Checks priority on DIMM-independent data inputs Supports dynamic 1T/3T timing transaction and output inversion feature for improved timing performance during normal operations and MRS command pass-through Supports CKE Power Down operation modes Supports Quad Chip Select operation features RESET input disables differential input recievers, resets all registers, and disables all output drivers except ERROUT and QnCKEn Provides access to internal control words for configuring the device features and adapting in different RDIMM and system applications Latch-up performance exceeds 100mA ESD > 2000V per MIL-STD883, Method 3015 ESD > 200V using machine model (c = 200pF, R = 0) Available in 176 Ball Grid Array package 1.25V/1.35V/1.5V REGISTERING CLOCK DRIVER WITH PARITY TEST AND QUAD CHIP SELECT 2 SSTE32882KB1 7326/3

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
CEL (RENESAS)
ID4
IDT
IDT, Integrated Device Technology Inc
INTEGRATED DEVICE
INTEGRATED DEVICE TECHNOLOGY
INTEGRATED DEVICES TECH AID
Intersil
INTERSIL - FGC
Intersil(Renes as Electronics)
Intersil(Renesas Electronics)
ITS
REA
RENESAS
RENESAS (IDT)
RENESAS (INTERSIL)
Renesas / IDT
Renesas / Intersil
Renesas Electronics
Renesas Electronics America
RENESAS TECHNOLOGY

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted