Product Information

ORT42G5-2BM484C

ORT42G5-2BM484C electronic component of Lattice

Datasheet
FPGA ORCA Series 4 Family 643K Gates 10368 Cells 0.16um Technology 3.3V 484-Pin FBGA

Manufacturer: Lattice
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

5: USD 4.9623 ea
Line Total: USD 24.81

0 - Global Stock
MOQ: 5  Multiples: 1
Pack Size: 1
Availability Price Quantity
0 - Global Stock


Ships to you between Fri. 03 May to Thu. 09 May

MOQ : 5
Multiples : 1
5 : USD 4.9623
25 : USD 4.2357
100 : USD 2.5476

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Maximum Operating Temperature
Minimum Operating Temperature
Mounting Style
Package / Case
Packaging
Brand
Operating Supply Voltage
Factory Pack Quantity :
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
ICE40HX8K-B-EVN electronic component of Lattice ICE40HX8K-B-EVN

Programmable Logic IC Development Tools iCE40HX8K Breakout Board
Stock : 172

ICE5LP2K-SWG36ITR50 electronic component of Lattice ICE5LP2K-SWG36ITR50

iCE40 Ultra™ Field Programmable Gate Array (FPGA) IC 26 81920 2048 36-XFBGA, WLCSP
Stock : 0

ICE40LM4K-S-EVN electronic component of Lattice ICE40LM4K-S-EVN

Programmable Logic IC Development Tools ICE40LM4K Sensor Evaluation Kit
Stock : 1

ICE40LP8K-USBC-EVN electronic component of Lattice ICE40LP8K-USBC-EVN

Programmable Logic IC Development Tools iCE40LP8K USB Type-C Demo Kit V2
Stock : 0

ispPAC-POWR6AT6-01SN32I electronic component of Lattice ispPAC-POWR6AT6-01SN32I

Power Supply Controller Power Supply Controller/Monitor 32-QFNS (5x5)
Stock : 0

ISPLSI 2192VE-100LB144ADN electronic component of Lattice ISPLSI 2192VE-100LB144ADN

CPLD ispLSI 2000VE Family 8K Gates 192 Macro Cells 100MHz 3.3V
Stock : 0

ISPLSI 5256VE-100LF256 electronic component of Lattice ISPLSI 5256VE-100LF256

IPL5256VE / USE ISPMACH 4000V
Stock : 0

ISPLSI 2032A-80LJ44 electronic component of Lattice ISPLSI 2032A-80LJ44

32 MC, 32 I/O, ISP, 5V / USE I
Stock : 1

LC4032ZC-75T48E electronic component of Lattice LC4032ZC-75T48E

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Stock : 0

HDMI-VIP-IB-EVN electronic component of Lattice HDMI-VIP-IB-EVN

Interface Development Tools HDMI VIP Input Bridge Board
Stock : 13

Image Description
AT17LV010A-10JU electronic component of Microchip AT17LV010A-10JU

FPGA - Configuration Memory 1M-BIT CONFIG EEPROM ALTERA PINOUT-10MHZ
Stock : 417

EPC1441LC20N electronic component of Intel EPC1441LC20N

FPGA - Configuration Memory IC - Ser. Config Mem Flash 440Kb 8 MHz
Stock : 0

EPC1PI8 electronic component of Intel EPC1PI8

FPGA - Configuration Memory IC - Ser. Config Mem Flash 1Mb 8 MHz
Stock : 2

EPF10K30ATI144-3N electronic component of Intel EPF10K30ATI144-3N

FPGA FLEX 10KA Family 30K Gates 1728 Cells 125MHz 0.3um Technology 3.3V 144-Pin TQFP
Stock : 0

LFXP3C-3QN208C electronic component of Lattice LFXP3C-3QN208C

FPGA LatticeXP Family 3000 Cells 320MHz 130nm Technology 1.8V/2.5V/3.3V 208-Pin PQFP Tray
Stock : 20

AT17LV002-10JU electronic component of Microchip AT17LV002-10JU

FPGA - Configuration Memory CONFIG SERIAL EEPROM 2M 3.3V-10 MHZ
Stock : 48

AT17LV010-10JU electronic component of Microchip AT17LV010-10JU

FPGA - Configuration Memory CONFIG SERIAL EEPROM 1M 3.3V-10MHZ
Stock : 256

BT453KPJ-66 electronic component of Brooktree BT453KPJ-66

BT453KPJ-66 PROGRAMMABLE LOGIC T/HOLE
Stock : 10

AT17F040A-30CU electronic component of Microchip AT17F040A-30CU

FPGA - Configuration Memory SER CONFIG FLASH-4M ALTERA PINOUT-30MHZ
Stock : 6

AT17LV256-10JU electronic component of Microchip AT17LV256-10JU

FPGA - Configuration Memory 256KB EEPROM 8 PIN LAP 10MHZ
Stock : 11

ORCA ORT42G5 and ORT82G5 06 to 3.7 Gbits/s XAUI and FC FPSCs August 2005 Data Sheet Introduction Lattice Semiconductor has developed a family of next generation FPSCs intended for high-speed serial backplane data transmission. Built on the Series 4 recongurable embedded System-on-a-Chip (SoC) architecture, the ORT42G5 and ORT82G5 are made up of SERDES transceivers containing four and eight channels respectively. Each channel operates at up to 3.7 Gbits/s across 26 inches of FR-4 backplane, with a full-duplex synchronous interface with built-in Rx Clock and Data Recovery (CDR), and transmitter preemphasis, along with more than 400K usable FPGA system gates. The CDR circuitry available from Lattices high-speed I/O portfolio (sysHSI), has already been proven in numerous applications, to create interfaces for SONET/SDH, Fibre Channel, and Ethernet (GbE, 10 GbE) applications. Designers can also use these devices to drive high-speed data transfer across buses within any generic system. For example, designers can build a bridge for 10 G Ethernet: the high-speed SERDES interfaces can implement a XAUI interface with a congurable back-end interface such as XGMII. The ORT42G5 and ORT82G5 can also be used to provide a full 10 G backplane data connection and, in the case of the ORT82G5, provide both work and protection links between a line card and switch fabric. The ORT42G5 and ORT82G5 provide a clockless high-speed interface for interdevice communication on a board or across a backplane. The built-in clock recovery of the ORT42G5 and ORT82G5 allows for higher system perfor- mance, easier-to-design clock domains in a multiboard system, and fewer signals on the backplane. Network designers will benet from the backplane transceiver as a network termination device. The device supports embed- ded 8b/10b encoding/decoding and link state machines for 10 G Ethernet, and Fibre Channel. The ORT82G5 is pinout compatible with a sister device, the ORSO82G5, which implements eight channels of SERDES with SONET scrambling and cell processing. The ORT42G5 is pin compatible with the ORSO42G5, which implements four channels of SERDES with SONET scrambling and cell processing. Table 1. ORCA ORT42G5 and ORT82G5 Family Available FPGA Logic 2 PFU FPGA Max. EBR EBR Bits FPGA System 2 1 Device PFU Rows Columns Total PFUs User I/O LUTs Blocks (K) Gates (K) ORT42G5 36 36 1296 204 10,368 12 111 333-643 ORT82G5 36 36 1296 372 10,368 12 111 333-643 1. The embedded core, Embedded System Bus, FPGA interface and MPI are not included in the above gate counts. The system gate ranges are derived from the following: Minimum System Gates assumes 100% of the PFUs are used for logic only (No PFU RAM) with 40% EBR usage and two PLLs. Maximum System Gates assumes 80% of the PFUs are for logic, 20% are used for PFU RAM, with 80% EBR usage and four PLLs. 2. There are two 4K x 36 (144K bits each) RAM blocks in the embedded core which are also accessible by the FPGA logic. 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specications and information herein are subject to change without notice. www.latticesemi.com 1 42g582g5 05.0 Lattice Semiconductor ORCA ORT42G5 and ORT82G5 Data Sheet Reference Clock Requirements ....................37 Table of Contents Synthesized and Recovered Clocks .............37 Introduction .................................................................. 1 Internal Clock Signals at the FPGA/Core Interface Table of Contents......................................................... 2 for the ORT42G5 .................................................38 Embedded Function Features...................................... 4 Transmit and Receive Clock Rates...............39 Programmable Features .............................................. 5 Transmit Clock Source Selection ..................39 Programmable Logic System Features........................ 6 Recommended Transmit Clock Distribution Description ................................................................... 7 for the ORT42G5 ....................................39 What is an FPSC ........................................... 7 Multi-Channel Alignment Clocking FPSC Overview............................................... 7 Strategies for the ORT42G5...................41 FPSC Gate Counting ...................................... 7 Internal Clock Signals at the FPGA/Core Interface FPGA/Embedded Core Interface .................... 7 for the ORT82G5 .................................................43 FPSC Design Kit ............................................. 7 Transmit and Receive Clock Rates...............44 FPGA Logic Overview..................................... 8 Transmit Clock Source Selection ..................44 PLC Logic........................................................ 8 Recommended Transmit Clock Distribution Programmable I/O........................................... 8 for the ORT82G5 ....................................45 Routing............................................................ 9 Multi-Channel Alignment Clocking System-Level Features ................................................ 9 Strategies for the ORT82G5...................47 Microprocessor Interface................................. 9 Reset Operation.........................................................49 System Bus................................................... 10 Start Up Sequence for the ORT42G5 ...........50 Phase-Locked Loops .................................... 10 Start Up Sequence for the ORT82G5 ...........51 Embedded Block RAM.................................. 10 Test Modes ................................................................52 Configuration................................................. 10 Loopback Testing..........................................52 Additional Information ................................... 11 High-Speed Serial Loopback at the CML ORT42G5/ORT82G5 Overview ................................. 11 Buffer Interface .......................................53 Embedded Core Overview............................ 11 Parallel Loopback at the SERDES Serializer and Deserializer (SERDES).......... 11 Boundary ................................................54 MUX/DEMUX Block ...................................... 12 Parallel Loopback at MUX/DEMUX Multi-channel Alignment FIFOs..................... 12 Boundary, Excluding SERDES...............55 XAUI and Fibre Channel Link State SERDES Characterization Test Mode Machines....................................................... 12 (ORT82G5 Only).....................................55 FPGA/Embedded Core Interface .................. 12 Embedded Core Block RAM ......................................56 Dual Port RAMs ............................................ 13 Memory Maps ............................................................59 FPSC Configuration ...................................... 13 Definition of Register Types ..........................59 Backplane Transceiver Core Detailed Description .... 13 ORT42G5 Memory Map................................59 8b/10b Encoding and Decoding.................... 14 ORT82G5 Memory Map................................67 Transmit Path (FPGA to Backplane) Logic ... 16 Recommended Board-level Clocking for 8b/10b Encoder and 1:10 Multiplexer ........... 18 the ORT42G5 and ORT82G5.................73 CML Output Buffer ........................................ 18 Absolute Maximum Ratings .......................................75 Receive Path (Backplane to FPGA) Logic .... 19 Recommended Operating Conditions........................75 Link State Machines...................................... 24 SERDES Electrical and Timing Characteristics .........75 XAUI Link Synchronization Function............. 25 High Speed Data Transmitter........................76 Multi-channel Alignment............................................. 27 High Speed Data Receiver............................77 ORT42G5 Multi-channel Alignment .............. 27 External Reference Clock .............................79 ORT82G5 Multi-channel Alignment .............. 28 Embedded Core Timing Characteristics .......79 XAUI Lane Alignment Function Pin Descriptions .........................................................80 (Lane Deskew) ....................................... 29 Power Supplies for ORT42G5 AND ORT82G5..........85 Mixing Half-rate, Full-rate Modes.................. 30 Power Supply Descriptions ...........................85 Multi-channel Alignment Configuration ...................... 30 Recommended Power Supply ORT42G5 Configuration ............................... 30 Connections............................................85 ORT82G5 Configuration ............................... 31 Recommended Power Supply Filtering ORT42G5 Alignment Sequence.................... 32 Scheme...................................................85 ORT82G5 Alignment Sequence.................... 33 Package Information ..................................................87 Reference Clocks and Internal Clock Distribution...... 37 Package Pinouts ...........................................87 2

Tariff Desc

8542.31.00 51 No ..Application Specific (Digital) Integrated Circuits (ASIC)

Electronic integrated circuits: Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Monolithic integrated circuits:
LA4
LAT
LATTICE SEMI
Lattice Semiconductor
Lattice Semiconductor Corporation
Vantis

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted