Product Information

ORSO42G5-1BM484C

ORSO42G5-1BM484C electronic component of Lattice

Datasheet
FPGA ORCA Series 4 Family 643K Gates 10368 Cells 0.16um Technology 3.3V 484-Pin FBGA

Manufacturer: Lattice
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

5: USD 4.4121 ea
Line Total: USD 22.06

0 - Global Stock
MOQ: 5  Multiples: 1
Pack Size: 1
Availability Price Quantity
0 - Global Stock


Ships to you between Fri. 03 May to Thu. 09 May

MOQ : 5
Multiples : 1
5 : USD 4.4121
25 : USD 3.8111
100 : USD 2.1748
500 : USD 1.9056

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Maximum Operating Temperature
Minimum Operating Temperature
Mounting Style
Package / Case
Packaging
Brand
Operating Supply Voltage
Factory Pack Quantity :
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
ICE40HX8K-B-EVN electronic component of Lattice ICE40HX8K-B-EVN

Programmable Logic IC Development Tools iCE40HX8K Breakout Board
Stock : 173

ICE5LP2K-SWG36ITR50 electronic component of Lattice ICE5LP2K-SWG36ITR50

iCE40 Ultra™ Field Programmable Gate Array (FPGA) IC 26 81920 2048 36-XFBGA, WLCSP
Stock : 0

ICE40LM4K-S-EVN electronic component of Lattice ICE40LM4K-S-EVN

Programmable Logic IC Development Tools ICE40LM4K Sensor Evaluation Kit
Stock : 1

ICE40LP8K-USBC-EVN electronic component of Lattice ICE40LP8K-USBC-EVN

Programmable Logic IC Development Tools iCE40LP8K USB Type-C Demo Kit V2
Stock : 0

ispPAC-POWR6AT6-01SN32I electronic component of Lattice ispPAC-POWR6AT6-01SN32I

Power Supply Controller Power Supply Controller/Monitor 32-QFNS (5x5)
Stock : 0

ISPLSI 2192VE-100LB144ADN electronic component of Lattice ISPLSI 2192VE-100LB144ADN

CPLD ispLSI 2000VE Family 8K Gates 192 Macro Cells 100MHz 3.3V
Stock : 0

ISPLSI 5256VE-100LF256 electronic component of Lattice ISPLSI 5256VE-100LF256

IPL5256VE / USE ISPMACH 4000V
Stock : 0

ISPLSI 2032A-80LJ44 electronic component of Lattice ISPLSI 2032A-80LJ44

32 MC, 32 I/O, ISP, 5V / USE I
Stock : 1

LC4032ZC-75T48E electronic component of Lattice LC4032ZC-75T48E

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Stock : 0

HDMI-VIP-IB-EVN electronic component of Lattice HDMI-VIP-IB-EVN

Interface Development Tools HDMI VIP Input Bridge Board
Stock : 13

Image Description
AT17LV010A-10JU electronic component of Microchip AT17LV010A-10JU

FPGA - Configuration Memory 1M-BIT CONFIG EEPROM ALTERA PINOUT-10MHZ
Stock : 417

EPC1441LC20N electronic component of Intel EPC1441LC20N

FPGA - Configuration Memory IC - Ser. Config Mem Flash 440Kb 8 MHz
Stock : 0

EPC1PI8 electronic component of Intel EPC1PI8

FPGA - Configuration Memory IC - Ser. Config Mem Flash 1Mb 8 MHz
Stock : 2

EPF10K30ATI144-3N electronic component of Intel EPF10K30ATI144-3N

FPGA FLEX 10KA Family 30K Gates 1728 Cells 125MHz 0.3um Technology 3.3V 144-Pin TQFP
Stock : 0

LFXP3C-3QN208C electronic component of Lattice LFXP3C-3QN208C

FPGA LatticeXP Family 3000 Cells 320MHz 130nm Technology 1.8V/2.5V/3.3V 208-Pin PQFP Tray
Stock : 20

AT17LV002-10JU electronic component of Microchip AT17LV002-10JU

FPGA - Configuration Memory CONFIG SERIAL EEPROM 2M 3.3V-10 MHZ
Stock : 48

AT17LV010-10JU electronic component of Microchip AT17LV010-10JU

FPGA - Configuration Memory CONFIG SERIAL EEPROM 1M 3.3V-10MHZ
Stock : 256

BT453KPJ-66 electronic component of Brooktree BT453KPJ-66

BT453KPJ-66 PROGRAMMABLE LOGIC T/HOLE
Stock : 10

AT17F040A-30CU electronic component of Microchip AT17F040A-30CU

FPGA - Configuration Memory SER CONFIG FLASH-4M ALTERA PINOUT-30MHZ
Stock : 6

AT17LV256-10JU electronic component of Microchip AT17LV256-10JU

FPGA - Configuration Memory 256KB EEPROM 8 PIN LAP 10MHZ
Stock : 11

ORCA ORSO42G5 and ORSO82G5 0.6 - 2.7 Gbps SONET Backplane Interface FPSCs August 2005 Data Sheet Introduction Lattice has extended its family of high-speed serial backplane devices with the ORSO42G5 and ORSO82G5 devices. Built on the Series 4 recongurable embedded System-on-a-Chip (SoC) architecture, the ORSO42G5 and ORSO82G5 are high-speed transceivers with aggregate bandwidths of over 10 Gbits/s and 20 Gbits/s respectively. These devices are targeted toward users needing high-speed backplane interfaces for SONET and other non- SONET applications. The ORSO42G5 has four channels and the ORSO82G5 has eight channels of integrated 0.6- 2.7Gbits/s SERDES channels with built-in Clock and Data Recovery (CDR), along with more than 400K usable FPGA system gates. The CDR circuitry, available from Lattices high-speed I/O portfolio (sysHSI), has already been used in numerous applications to create STS-48/STM-16 and STS-192/STM-64 SONET/SDH interfaces. With the addition of protocol and access logic, such as framers and Packet-over-SONET (PoS) interfaces, design- ers can build a congurable interface using proven backplane driver/receiver technology. Designers can also use the device to drive high-speed data transfer across buses within a system that are not SONET/SDH based. The ORSO42G5 and ORSO82G5 can also be used to provide a full 10 Gbits/s backplane data connection and, with the ORSO82G5, support both work and protection connections between a line card and switch fabric. The ORSO42G5 and ORSO82G5 support a clockless high-speed interface for interdevice communication on a board or across a backplane. The built-in clock recovery of the ORSO42G5 and ORSO82G5 allows higher system performance, easier-to-design clock domains in a multiboard system and fewer signals on the backplane. Network designers will benet from using the backplane transceiver as a network termination device. Sister devices, the ORT42G5 and the ORT82G5, support 8b/10b encoding/decoding and link state machines for 10 Gbit Ethernet (XAUI) and Fibre Channel. The ORSO42G5 and ORSO82G5 perform SONET data scrambling/descrambling, streamlined SONET framing, limited Transport OverHead (TOH) handling, plus the programmable logic to termi- nate the network into proprietary systems. The cell processing feature in the ORSO42G5 and ORSO82G5 makes them ideal for interfacing devices with any proprietary data format across a high-speed backplane. For non-SONET applications, all SONET functionality is hidden from the user and no prior networking knowledge is required. The ORSO42G5 and ORSO82G5 are completely pin-compatible with the ORT42G5 and ORT82G5 devices. Table 1. ORCA ORSO42G5 and ORSO82G5 Family Available FPGA Logic FPGA PFU FPGA Max EBR EBR Bits System 2 1 Device PFU Rows Columns Total PFUs User I/O LUTs Blocks (K) Gates (K) ORSO42G5 36 36 1296 204 10,368 12 111 333-643 ORSO82G5 36 36 1296 372 10,368 12 111 333-643 1. The embedded core, Embedded System Bus, FPGA interface and MPI are not included in the above gate counts. The System Gate ranges are derived from the following: Minimum System Gates assumes 100% of the PFUs are used for logic only (No PFU RAM) with 40% EBR usage and 2 PLLs. Maximum System Gates assumes 80% of the PFUs are for logic, 20% are used for PFU RAM, with 80% EBR usage and 4 PLLs. 2. There are two 4K x 36 (144K bits each) RAM blocks in the embedded core which are also accessible by the FPGA logic 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specications and information herein are subject to change without notice. www.latticesemi.com 1 orsox2g5 06.0 Lattice Semiconductor ORCA ORSO42G5 and ORSO82G5 Data Sheet Sample Initialization Sequences ORSO82G5.........70 Table of Contents Reset Conditions........................................................72 Introduction .................................................................. 1 SERDES Characterization Test Mode Table of Contents......................................................... 2 (ORSO82G5 Only)...............................................73 Embedded Function Features...................................... 3 Embedded Core Block RAM ......................................74 Programmable Features .............................................. 4 Register Maps ............................................................76 Programmable Logic System Features........................ 5 Types of Registers ........................................77 Description ................................................................... 6 Absolute Maximum Ratings .....................................108 What Is an FPSC .......................................... 6 Recommended Operating Conditions......................108 FPSC Overview............................................... 6 SERDES Electrical and Timing Characteristics .......108 FPSC Gate Counting ...................................... 6 High Speed Data Transmitter......................109 FPGA/Embedded Core Interface .................... 6 High Speed Data Receiver..........................110 ispLEVER Development System..................... 7 External Reference Clock ...........................112 FPSC Design Kit ............................................. 7 Pin Descriptions .......................................................113 ORSO82G5/42G5 FPGA Logic Overview....... 7 Power Supplies ........................................................118 ORCA Series 4 FPGA Logic Overview ........... 7 Power Supply Descriptions .........................118 PLC Logic........................................................ 8 Recommended Power Supply Programmable I/O........................................... 8 Connections..........................................118 Routing............................................................ 9 Recommended Power Supply Filtering System Level Features ................................... 9 Scheme.................................................118 MicroProcessor Interface ................................ 9 Package Information ................................................120 System Bus..................................................... 9 Package Pinouts .........................................120 Phase-Locked Loops ...................................... 9 Package Thermal Characteristics Summary............148 Embedded Block RAM.................................. 10 ..............................................................148 JA Configuration................................................. 10 ..............................................................148 JC ORSO42G5 and ORSO82G5 Overview .................... 10 ..............................................................148 JC Embedded Core Overview............................ 11 ..............................................................148 JB ORSO42G5 and ORSO82G5 Main FPSC Maximum Junction Temperature ......149 Operating Modes - Overview.................. 12 Package Thermal Characteristics ...............149 Embedded Core Functional Blocks - Heat Sink Vendors for BGA Packages........149 Overview................................................. 13 Package Parasitics......................................149 Loopback - Overview .................................... 14 Package Outline Drawings..........................150 FPSC Configuration - Overview.................... 15 Part Number Description..........................................151 ORSO42G5 and ORSO82G5 Embedded Core Device Type Options...................................151 Detailed Description ............................................ 16 Ordering Information ................................................151 Top Level Description - Transmitter (TX) Conventional Packaging .............................151 and Receiver (RX) Architectures ............ 16 Lead-Free Packaging..................................152 Detailed Description - SERDES Only Mode....................................................... 19 32:8 MUX ...................................................... 21 SONET Mode Operation Detailed Description ............................... 24 SONET Mode Transmit Path ........................ 30 SONET Mode Receive Path ......................... 33 Cell Mode Detailed Description..................... 49 Cell Mode Transmit Path............................... 52 Cell Mode Receive Path................................ 56 Cell Extractor................................................. 56 Receive FIFO................................................ 57 Input Port Controllers .................................... 57 IPC Receive Cell Mode Timing Core/FPGA ............................................. 59 Reference Clock Requirements .................... 67 Sample Initialization Sequences ORSO42G5......... 69 2

Tariff Desc

8542.31.00 51 No ..Application Specific (Digital) Integrated Circuits (ASIC)

Electronic integrated circuits: Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Monolithic integrated circuits:
LA4
LAT
LATTICE SEMI
Lattice Semiconductor
Lattice Semiconductor Corporation
Vantis

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted