Product Information

844003AGLF

844003AGLF electronic component of Renesas

Datasheet
Clock Synthesizer / Jitter Cleaner 3 LVDS OUT SYNTHESIZER

Manufacturer: Renesas
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)
N/A

Obsolete
Availability Price Quantity
0 - WHS 1

MOQ : 1
Multiples : 1

Stock Image

844003AGLF
Renesas

1 : USD 74.382
10 : USD 71.8405
25 : USD 69.943
50 : USD 67.5855
100 : USD 65.412
248 : USD 65.412
558 : USD 65.412
1054 : USD 63.0085
N/A

Obsolete
     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Mounting Style
Packaging
Height
Length
Package / Case
Width
Brand
Product Type
Factory Pack Quantity :
Subcategory
Tradename
Cnhts
Hts Code
Mxhts
Taric
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
F2250EVBI electronic component of Renesas F2250EVBI

RF Development Tools F2250 Eval Board 1.4dB 2K MHz 33.6dB
Stock : 7

F2255EVBI electronic component of Renesas F2255EVBI

RF Development Tools F2255 Eval Board RF Attenuator 1.1dB
Stock : 2

F2933EVBI electronic component of Renesas F2933EVBI

RF Development Tools F2933 RF Switch
Stock : 1

F2976EVBI-50OHM electronic component of Renesas F2976EVBI-50OHM

RF Development Tools High Linearity Broadband SP2T 5MHz to 10GHz Eval Board 50 ohms
Stock : 2

F2480EVBI electronic component of Renesas F2480EVBI

RF Development Tools MATCHED BROADBAND RF VGA Evaluation Board
Stock : 1

F2910EVBI electronic component of Renesas F2910EVBI

RF Development Tools F2910 SPST RF Switch Eval board
Stock : 2

F2911EVBI electronic component of Renesas F2911EVBI

F2911 High Reliability SPST Absorptive RF Switch Evaluation Board Box
Stock : 1

F2970EVBI electronic component of Renesas F2970EVBI

RF Development Tools F2970, 75 ohm SPDTA RF Switch Eval board
Stock : 2

F1958EVB electronic component of Renesas F1958EVB

RF Development Tools F1958EVB EVAL BOARD
Stock : 5

YCONNECT-IT-I-RJ4501 electronic component of Renesas YCONNECT-IT-I-RJ4501

RF Development Tools Industrial Ethernet RJ45 Solution Kit
Stock : 5

Image Description
9DB306BLLF electronic component of Renesas 9DB306BLLF

Clock Synthesizer / Jitter Cleaner 2 LVPECL Output PCI- Express Buffer
Stock : 0

MK2049-34SAILF electronic component of Renesas MK2049-34SAILF

Clock Synthesizer / Jitter Cleaner 3.3 VOLT COMMUNICA. CLOCK VCXO PLL
Stock : 3

LMK04808BISQE/NOPB electronic component of Texas Instruments LMK04808BISQE/NOPB

Clock Synthesizer / Jitter Cleaner Lo-Noise Clock Jittr Cleaner Dual Lp PLL
Stock : 0

83PN156DKILF electronic component of Renesas 83PN156DKILF

Clock Synthesizer / Jitter Cleaner OSCILLATOR REPLACEMENT
Stock : 52

MK2058-01SILF electronic component of Renesas MK2058-01SILF

Clock Synthesizer / Jitter Cleaner COMMUNICATIONS CLOCK JITTER ATTENUATOR
Stock : 3

84329BYLF electronic component of Renesas 84329BYLF

Clock Synthesizer / Jitter Cleaner 1 LVPECL OUT SYNTHESIZER
Stock : 0

843801AGI-24LF electronic component of Renesas 843801AGI-24LF

Clock Synthesizer / Jitter Cleaner 1 LVPECL OUT SYNTHESIZER
Stock : 0

874002AGLF electronic component of Renesas 874002AGLF

IDT Clock Synthesizer Jitter Cleaner PCI EXPRESS JITTER ATTENUATOR
Stock : 0

308RILF electronic component of Renesas 308RILF

Clock Synthesizer / Jitter Cleaner SERIAL PROGRAMMABLE QUAD PLL VERSACLOCK
Stock : 0

342MIPLF electronic component of Renesas 342MIPLF

Clock Synthesizer / Jitter Cleaner VERSACLOCK SYNTHESIZER
Stock : 0

FemtoClock Crystal-to-3.3V LVDS 844003 Frequency Synthesizer Datasheet General Description Features The 844003 is a three differential output LVDS Synthesizer designed Three LVDS outputs on two banks, A Bank with one LVDS pair and B Bank with two LVDS output pairs to generate Ethernet reference clock frequencies. Using a 31.25MHz or 26.041666MHz, 18pF parallel resonant crystal, the following Using a 31.25MHz or 26.041666MHz crystal, the two output banks can be independently set for 625MHz, 312.5MHz, frequencies can be generated based on the settings of four 156.25MHz or 125MHz frequency select pins (DIV SEL A1:A0 , DIV SEL B1:B0 ): 625MHz, 312.5MHz, 156.25MHz, and 125MHz. The 844003 has two output Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended input banks, Bank A with one differential LVDS output pair and Bank B with two differential LVDS output pairs. VCO range: 560MHz to 700MHz The two banks have their own dedicated frequency select pins and RMS phase jitter 156.25MHz (1.875MHz - 20MHz): 0.63ps (typical) can be independently set for the frequencies mentioned above. The 3.3V output supply mode rd 844003 uses IDTs 3 generation low phase noise VCO technology 0C to 70C ambient operating temperature and can achieve 1ps or lower typical rms phase jitter, easily meeting Available in lead-free (RoHS 6) packaging Ethernet jitter requirements. The 844003 is packaged in a small 24-pin TSSOP package. Pin Assignment DIV SELB0 1 24 DIV SELB1 VCO SEL 2 23 V DDO B MR 3 22 QB0 V 4 21 nQB0 DDO A QA0 5 20 QB1 nQA0 6 19 nQB1 OEB 7 18 XTAL SEL OEA 8 17 TEST CLK FB DIV 9 16 XTAL IN V 10 15 XTAL OUT DDA V 11 14 GND DD Block Diagram DIV SELA0 12 13 DIV SELA1 844003 24-Lead TSSOP Pullup OEA 4.40mm x 7.8mm x 0.92mm Pulldown:Pullup package body DIV SELA 1:0 Pullup VCO SEL G Package QA0 0 0 1 Top View Pulldown 0 1 2 (default) nQA0 0 TEST CLK 0 1 0 4 1 1 5 XTAL IN Phase 1 OSC 1 VCO Detector XTAL OUT Pullup QB0 XTAL SEL FB DIV 0 0 1 nQB0 0 1 2 0 = 20 (default) 1 0 4 (default) 1 = 24 QB1 1 1 5 Pulldown nQB1 FB DIV Pullup:Pulldown DIV SELB 1:0 Pulldown MR Pullup OEB 2016 Integrated Device Technology, Inc. 1 January 29, 2016844003 Datasheet Pin Description and Pin Characteristic Tables Table 1. Pin Descriptions Number Name Type Description 1 DIV SELB0 Input Pulldown Division select pin for Bank B. LVCMOS/LVTTL interface levels. See Table 3C. VCO select pin. When Low, the PLL is bypassed and the crystal reference or TEST CLK (depending on XTAL SEL setting) are passed directly to the output 2 VCO SEL Input Pullup dividers. Has an internal pullup resistor so the PLL is not bypassed by default. LVCMOS/LVTTL interface levels. Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. 3 MR Input Pulldown When logic LOW, the internal dividers and the outputs are enabled. Has an internal pulldown resistor so the power-up default state of outputs and dividers are enabled. LVCMOS/LVTTL interface levels. 4V Power Output supply pin for Bank A outputs. DDO A 5 QA0 Output Differential output pair. LVDS interface levels. 6 nQA0 Output Differential output pair. LVDS interface levels. Output enable Bank B. Active High outputs are enable. When logic HIGH, the output pairs on Bank B are enabled. When logic LOW, the output pairs are in a 7 OEB Input Pullup high impedance state. Has an internal pullup resistor so the default power-up state of outputs are enabled. LVCMOS/LVTTL interface levels. See Table 3F. Output enable Bank A. Active High output enable. When logic HIGH, the output pair in Bank A is enabled. When logic LOW, the output pair is in a high 8 OEA Input Pullup impedance state. Has an internal pullup resistor so the default power-up state of output is enabled. LVCMOS/LVTTL interface levels. See Table 3E. Feedback divide select. When Low (default), the feedback divider is set for 20. 9 FB DIV Input Pulldown When HIGH, the feedback divider is set for 24. See Table 3D LVCMOS/LVTTL interface levels. 10 V Power Analog supply pin. DDA 11 V Power Core supply pin. DD 12 DIV SELA0 Input Pullup Division select pin for Bank A. LVCMOS/LVTTL interface levels. See Table 3C. 13 DIV SELA1 Input Pulldown Division select pin for Bank A. LVCMOS/LVTTL interface levels. See Table 3C. 14 GND Power Power supply ground. 15 XTAL OUT Output Parallel resonant crystal interface. XTAL OUT is the output. Parallel resonant crystal interface. XTAL IN is the input. XTAL IN is also the 16 XTAL IN Input overdrive pin if you want to overdrive the crystal circuit with a single-ended reference clock. Single-ended reference clock input. Has an internal pulldown resistor to pull to 17 TEST CLK Input Pulldown low state by default. Can leave floating if using the crystal interface. LVCMOS/LVTTL interface levels. Crystal select pin. Selects between the single-ended TEST CLK or crystal 18 XTAL SEL Input Pullup interface. Has an internal pullup resistor so the crystal interface is selected by default. LVCMOS/LVTTL interface levels. 19 nQB1 Output Differential output pair. LVDS interface levels. 20 QB1 Output Differential output pair. LVDS interface levels. 2016 Integrated Device Technology, Inc. 2 January 29, 2016

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
CEL (RENESAS)
ID4
IDT
IDT, Integrated Device Technology Inc
INTEGRATED DEVICE
INTEGRATED DEVICE TECHNOLOGY
INTEGRATED DEVICES TECH AID
Intersil
INTERSIL - FGC
Intersil(Renes as Electronics)
Intersil(Renesas Electronics)
ITS
REA
RENESAS
RENESAS (IDT)
RENESAS (INTERSIL)
Renesas / IDT
Renesas / Intersil
Renesas Electronics
Renesas Electronics America
RENESAS TECHNOLOGY

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted