Product Information

GS81313LQ18GK-800I

GS81313LQ18GK-800I electronic component of GSI Technology

Datasheet
SRAM 1.2/1.25V Core Vltg 1.2/1.25V I/O Vltg

Manufacturer: GSI Technology
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

10: USD 576.3046 ea
Line Total: USD 5763.05

0 - Global Stock
MOQ: 10  Multiples: 10
Pack Size: 10
Availability Price Quantity
0 - WHS 1


Ships to you between Fri. 17 May to Thu. 23 May

MOQ : 84
Multiples : 84

Stock Image

GS81313LQ18GK-800I
GSI Technology

84 : USD 591.8055

0 - WHS 2


Ships to you between Thu. 23 May to Mon. 27 May

MOQ : 10
Multiples : 10

Stock Image

GS81313LQ18GK-800I
GSI Technology

10 : USD 509.795
20 : USD 509.795
50 : USD 509.795
100 : USD 509.795
500 : USD 509.795
2000 : USD 509.795

     
Manufacturer
Product Category
Memory Size
Access Time
Maximum Clock Frequency
Interface Type
Supply Voltage - Max
Supply Voltage - Min
Maximum Operating Temperature
Minimum Operating Temperature
Mounting Style
Package / Case
Packaging
Supply Current - Max
Organisation
Hts Code
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
GS81284Z18B-200V electronic component of GSI Technology GS81284Z18B-200V

SRAM 1.8/2.5V 8M x 18 144M
Stock : 0

GS8320Z36AGT-200 electronic component of GSI Technology GS8320Z36AGT-200

SRAM 2.5 or 3.3V 1M x 36 36M
Stock : 0

GS8160Z36DGT-200V electronic component of GSI Technology GS8160Z36DGT-200V

SRAM 1.8/2.5V 512K x 36 18M
Stock : 0

GS8160Z36DGT-200 electronic component of GSI Technology GS8160Z36DGT-200

SRAM 2.5 or 3.3V 512K x 36 18M
Stock : 0

GS81302Q18GE-250 electronic component of GSI Technology GS81302Q18GE-250

SRAM 1.8 or 1.5V 8M x 18 144M
Stock : 0

GS8320Z36AGT-250V electronic component of GSI Technology GS8320Z36AGT-250V

SRAM 1.8/2.5V 1M x 36 36M
Stock : 0

GS81282Z36GD-200IV electronic component of GSI Technology GS81282Z36GD-200IV

SRAM 1.8/2.5V 4M x 36 144M
Stock : 0

GS8320Z18AGT-250I electronic component of GSI Technology GS8320Z18AGT-250I

SRAM 2.5 or 3.3V 2M x 18 36M
Stock : 1

GS81302DT37GE-450I electronic component of GSI Technology GS81302DT37GE-450I

SRAM 1.8 or 1.5V 4M x 36 144M
Stock : 0

GS8256436GD-333I electronic component of GSI Technology GS8256436GD-333I

SRAM 2.5/3.3V 16M x 18 288M
Stock : 2

Image Description
CY7C1049GN-10VXI electronic component of Infineon CY7C1049GN-10VXI

SRAM ASYNC SRAMS
Stock : 697

K6T1008C2E-GB55 electronic component of ISSI K6T1008C2E-GB55

K6T1008C2E-GB55 SRAM SOP32
Stock : 0

AS7C256A-15JIN electronic component of Alliance Memory AS7C256A-15JIN

SRAM 256K, 5V, 15ns, FAST 32K x 8 Asynch SRAM
Stock : 0

IS61WV10248BLL-10TLI electronic component of ISSI IS61WV10248BLL-10TLI

Memory; SRAM; 1Mx8bit; 2.4÷3.6V; 10ns; TSOP44 II; -40÷85°C
Stock : 1

6116SA25TPG electronic component of Renesas 6116SA25TPG

IDT SRAM 16K Asynch. 2Kx8 HS, L-Pwr, SRAM
Stock : 0

UPD431000ACZ-70LL electronic component of NEC UPD431000ACZ-70LL

UPD431000ACZ-70LL 128KX8 SRAM DIL
Stock : 1

CY7C1021D-10ZSXIT electronic component of Infineon CY7C1021D-10ZSXIT

Cypress Semiconductor SRAM 2Mb 10ns 64K x 16 Fast Async SRAM
Stock : 1

7140LA35PDG electronic component of Renesas 7140LA35PDG

SRAM 1Kx8 Dual Port Ram High Speed TTL
Stock : 46

AS7C1024B-15JCNTR electronic component of Alliance Memory AS7C1024B-15JCNTR

SRAM 1M, 5V, 15ns FAST 128K x 8 Asynch SRAM
Stock : 1

NTE65101 electronic component of NTE NTE65101

SRAM Chip Async Single 5V 1K-bit 256 x 4-bit 450ns 22-Pin PDIP
Stock : 1

GS81313LQ18/36GK-800/714/600 Up to 800 MHz 260-Pin BGA 144Mb SigmaQuad-IIIe 1.25V ~ 1.3V V Com & Ind Temp DD Burst of 2 ECCRAM HSTL I/O 1.2V ~ 1.3V V DDQ Features Clocking and Addressing Schemes 4Mb x 36 and 8Mb x 18 organizations available The GS81313LQ18/36GK SigmaQuad-IIIe ECCRAMs are synchronous devices. They employ three pairs of positive and 800 MHz maximum operating frequency negative input clocks one pair of master clocks, CK and CK, 1.6 BT/s peak transaction rate (in billions per second) and two pairs of write data clocks, KD 1:0 and KD 1:0 . All 115 Gb/s peak data bandwidth (in x36 devices) six input clocks are single-ended that is, each is received by a Separate I/O DDR Data Buses dedicated input buffer. Non-multiplexed DDR Address Bus Two operations - Read and Write - per clock cycle CK and CK are used to latch address and control inputs, and to Burst of 2 Read and Write operations control all output timing. KD 1:0 and KD 1:0 are used solely 3 cycle Read Latency to latch data inputs. On-chip ECC with virtually zero SER 1.25V ~ 1.3V core voltage Each internal read and write operation in a SigmaQuad-IIIe B2 1.2V ~ 1.3V HSTL I/O interface ECCRAM is two times wider than the device I/O bus. An input Configurable ODT (on-die termination) data bus de-multiplexer is used to accumulate incoming data before it is simultaneously written to the memory array. An ZQ pin for programmable driver impedance output data multiplexer is used to capture the data produced ZT pin for programmable ODT impedance from a single memory array read and then route it to the IEEE 1149.1 JTAG-compliant Boundary Scan appropriate output drivers as needed. Therefore, the address 260-pin, 14 mm x 22 mm, 1 mm ball pitch, 6/6 RoHS- field of a SigmaQuad-IIIe B2 ECCRAM is always one address compliant BGA package pin less than the advertised index depth (e.g. the 8M x 18 has 4M addressable index). SigmaQuad-IIIe Family Overview SigmaQuad-IIIe ECCRAMs are the Separate I/O half of the On-Chip Error Correction Code SigmaQuad-IIIe/SigmaDDR-IIIe family of high performance GSI s ECCRAMs implement an ECC algorithm that detects ECCRAMs. Although very similar to GSI s second generation and corrects all single-bit memory errors, including those of networking SRAMs (the SigmaQuad-II/SigmaDDR-II induced by SER events such as cosmic rays, alpha particles, family), these third generation devices offer several new etc. The resulting Soft Error Rate of these devices is features that help enable significantly higher performance. anticipated to be <0.002 FITs/Mb a 5-order-of-magnitude improvement over comparable SRAMs with no on-chip ECC, which typically have an SER of 200 FITs/Mb or more. All quoted SER values are at sea level in New York City. Parameter Synopsis V Speed Grade Max Operating Frequency Read Latency DD -800 800 MHz 3 cycles 1.2V to 1.35V -714 714 MHz 3 cycles 1.2V to 1.35V -600 600 MHz 3 cycles 1.2V to 1.35V Rev: 1.14 12/2017 1/26 2014, GSI Technology Specifications cited are subject to change without notice. For latest documentation see GS81313LQ18/36GK-800/714/600 8M x 18 Pinout (Top View) 1 2 3 4 5 6 7 8 9 10 11 12 13 NC MCH V V V V MCL V V V V ZQ PZT1 A DD DDQ DD DDQ DDQ DD DDQ DD (RSVD) (CFG) MCL NC MCH V NU V NU V V B MCL PZT0 D0 Q0 SS O SS I SS SS (B4M) (RSVD) (SIOM) V V V V V V NU V NU Q17 D17 SA SA C DDQ DDQ SS DD SS DDQ I DDQ O NC V NU V NU V V V V D SA SA D1 Q1 SS O SS I DDQ DDQ SS SS (288 Mb) Q16 V D16 V V SA V SA V V NU V NU E DDQ DD SS SS SS DD I DDQ O V NU V NU V V V V V SA SA D2 Q2 F SS O SS I DD DDQ DD SS SS NU NU V V NU NU G Q15 D15 SA MZT1 SA D3 Q3 O I SS SS I O V V V V V NU V NU Q14 D14 SA W SA H DDQ DDQ DDQ DDQ DDQ I DDQ O V NU V NU V V V V V J SA SA D4 Q4 SS O SS I SS SS SS SS SS CQ1 V V V KD1 V CK V KD0 V V V CQ0 K DDQ REF DD DD DD DD REF DDQ V V V V V V CQ1 QVLD1 KD1 CK KD0 QVLD0 CQ0 L SS ss DDQ DDQ SS SS V V V V V NU V NU V M Q13 D13 SA SA SS SS SS SS SS I SS O SS NU V NU V V V V V PLL R MCH D5 Q5 N O DDQ I DDQ DDQ DDQ DDQ DDQ NU NU V V NU NU P Q12 D12 SA MZT0 SA D6 Q6 O I SS SS I O V Q11 V D11 MCH V V V RST NU V NU V R SS SS DD DDQ DD I SS O SS NU V NU V V V V V V SA SA D7 Q7 T O DDQ I DD SS SS SS DD DDQ NC NC NC V V V V NU V NU V U Q10 D10 SS SS DDQ DDQ I SS O SS (576 Mb) (RSVD) (1152 Mb) SA SA NU V NU V V V V V V D8 Q8 V O DDQ I DDQ SS DD SS DDQ DDQ (x18) (B2) V V NU V NU V W Q9 D9 TCK MCL RCS MCL TMS SS SS I SS O SS NC V V V V TDO ZT MCL TDI V V V V Y DD DDQ DD DDQ DDQ DD DDQ DD (RSVD) Notes: 1. Pins 5B, 6W, 7A, 8W, and 8Y must be tied Low in this device. 2. Pins 5R and 9N must be tied High in this device. 3. Pin 6A is defined as mode pin CFG in the pinout standard. It must be tied High in this device to select x18 configuration. 4. Pin 8B is defined as mode pin SIOM in the pinout standard. It must be tied High in this device to select Separate I/O configuration. 5. Pin 6B is defined as mode pin B4M in the pinout standard. It must be tied Low in this device to select Burst-of-2 configuration. 6. Pin 6V is defined as address pin SA for x18 devices. It is used in this device. 7. Pin 8V is defined as address pin SA for B2 devices. It is used in this device. 8. Pin 7D is reserved as address pin SA for 288 Mb devices. It is a true no connect in this device. 9. Pin 5U is reserved as address pin SA for 576 Mb devices. It is a true no connect in this device. 10. Pin 9U is reserved as address pin SA for 1152 Mb devices. It is a true no connect in this device. Rev: 1.14 12/2017 2/26 2014, GSI Technology Specifications cited are subject to change without notice. For latest documentation see

Tariff Desc

8542.32.00 31 No ..Random Access Memory (RAM) including Single Inline Memory Modules (SIMMS), Dual Inline Memory Modules (DIMMS), Dynamic Random Access Memory (DRAM), Synchronous Dynamic Random Access Memory (SD RAM), Rambus Dynamic Random Access Memory (RD RAM) and other similar memory

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted