Product Information

XC18V512VQ44C

XC18V512VQ44C electronic component of Xilinx

Datasheet
FPGA - Configuration Memory 512 KB 3.3 VOLT ISP CONFIGURATION PROM

Manufacturer: Xilinx
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

1: USD 38.0807 ea
Line Total: USD 38.08

0 - Global Stock
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
0 - Global Stock


Ships to you between Fri. 26 Apr to Thu. 02 May

MOQ : 1
Multiples : 1
1 : USD 37.54
10 : USD 35.5781
30 : USD 35.0066
50 : USD 34.435
100 : USD 33.8635

0 - Global Stock


Ships to you between Thu. 02 May to Mon. 06 May

MOQ : 1
Multiples : 1
1 : USD 38.0807
25 : USD 33.0787
100 : USD 30.5776

     
Manufacturer
Product Category
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
XC2C128-7CP132I electronic component of Xilinx XC2C128-7CP132I

CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMOS) Technology 1.8V 132-Pin CS-BGA
Stock : 0

XC2C128-7CPG132C electronic component of Xilinx XC2C128-7CPG132C

CPLD - Complex Programmable Logic Devices XC2C128-7CPG132C
Stock : 0

XC2C128-6VQ100C electronic component of Xilinx XC2C128-6VQ100C

CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 244MHz 0.18um (CMOS) Technology 1.8V 100-Pin VTQFP
Stock : 0

XC18V512VQG44C electronic component of Xilinx XC18V512VQG44C

FPGA - Configuration Memory Re-programmable 512Kb PROM, Lead Free
Stock : 0

XC2C128-6VQG100C electronic component of Xilinx XC2C128-6VQG100C

CPLD - Complex Programmable Logic Devices XC2C128-6VQG100C
Stock : 0

XC2C128-6CP132C electronic component of Xilinx XC2C128-6CP132C

CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 244MHz 0.18um (CMOS) Technology 1.8V 132-Pin CS-BGA
Stock : 0

XC2C128-6TQG144C electronic component of Xilinx XC2C128-6TQG144C

CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 244MHz 0.18um (CMOS) Technology 1.8V 144-Pin TQFP
Stock : 0

XC2C128-7CP132C electronic component of Xilinx XC2C128-7CP132C

CPLD - Complex Programmable Logic Devices XC2C128-7CP132C
Stock : 0

XC2C128-6TQ144C electronic component of Xilinx XC2C128-6TQ144C

CPLD - Complex Programmable Logic Devices XC2C128-6TQ144C
Stock : 0

XC2C128-6CPG132C electronic component of Xilinx XC2C128-6CPG132C

CPLD - Complex Programmable Logic Devices XC2C128-6CPG132C
Stock : 0

Image Description
XC4VLX40-11FF668I electronic component of Xilinx XC4VLX40-11FF668I

FPGA Virtex-4 LX Family 41472 Cells 90nm (CMOS) Technology 1.2V 668-Pin FCBGA
Stock : 0

HW-07-08-L-D-250-SM-A electronic component of Samtec HW-07-08-L-D-250-SM-A

Board to Board & Mezzanine Connectors .100" Flex Stack, High-Temp Flexible Board Stacker, Surface Mount
Stock : 0

XC2S50-6FGG256C electronic component of Xilinx XC2S50-6FGG256C

FPGA Spartan-II Family 50K Gates 1728 Cells 263MHz 0.18um Technology 2.5V 256-Pin FBGA
Stock : 0

XC3S400AN-4FG400I electronic component of Xilinx XC3S400AN-4FG400I

FPGA Spartan-3AN Family 400K Gates 8064 Cells 667MHz 90nm Technology 1.2V 400-Pin F-BGA
Stock : 431

XA6SLX9-2FTG256Q electronic component of Xilinx XA6SLX9-2FTG256Q

FPGA XA Spartan-6 Family 9152 Cells 45nm (CMOS) Technology 1.2V 256-Pin TFBGA
Stock : 0

XCR3032XL-10VQG44C electronic component of Xilinx XCR3032XL-10VQG44C

CPLD CoolRunner XPLA3 Family 750 Gates 32 Macro Cells 95MHz 0.35um (CMOS) Technology 3.3V 44-Pin VTQFP
Stock : 0

XCZU5CG-1SFVC784I electronic component of Xilinx XCZU5CG-1SFVC784I

FPGA Zynq UltraScale+ Family 256200 Cells 20nm Technology 0.85V 784-Pin FCBGA Tray
Stock : 0

XCZU5CG-2FBVB900E electronic component of Xilinx XCZU5CG-2FBVB900E

Zynq UltraScale+ FPGA Dual APU Mid Speed Flip-chip with 1 mm Ball Pitch 256200 Cells 1.5 GHz 900-Ball FCBGA Tray
Stock : 0

XC7Z007S-1CL225I electronic component of Xilinx XC7Z007S-1CL225I

SoC FPGA XC7Z007S-1CL225I
Stock : 0

HW-05-10-L-D-250-SM-A electronic component of Samtec HW-05-10-L-D-250-SM-A

Board to Board & Mezzanine Connectors .100" Flex Stack, High-Temp Flexible Board Stacker, Surface Mount
Stock : 0

25 R XC18V00 Series In-System-Programmable Configuration PROMs 0 DS026 (v6.1) February 5, 2019 Product Specification Features In-System Programmable 3.3V PROMs for Low-Power Advanced CMOS FLASH Process Configuration of Xilinx FPGAs Dual Configuration Modes Endurance of 20,000 Program/Erase Cycles Serial Slow/Fast Configuration (up to 33 MHz) Program/Erase Over Full Industrial Voltage and Parallel (up to 264 Mb/s at 33 MHz) Temperature Range (40C to +85C) 5V-Tolerant I/O Pins Accept 5V, 3.3V and 2.5V Signals IEEE Std 1149.1 Boundary-Scan (JTAG) Support 3.3V or 2.5V Output Capability JTAG Command Initiation of Standard FPGA Design Support Using the Xilinx ISE Foundation Configuration Software Packages Simple Interface to the FPGA Available in PC20, SO20, PC44, and VQ44 Packages Cascadable for Storing Longer or Multiple Bitstreams Lead-Free (Pb-Free) Packaging Description Xilinx introduces the XC18V00 series of in-system When the FPGA is in Master SelectMAP mode, the FPGA programmable configuration PROMs (Figure 1). Devices in generates a configuration clock that drives the PROM. When this 3.3V family include a 4-megabit, a 2-megabit, a the FPGA is in Slave Parallel or Slave SelectMAP mode, an 1-megabit, and a 512-kilobit PROM that provide an easy-to- external oscillator generates the configuration clock that use, cost-effective method for reprogramming and storing drives the PROM and the FPGA. After CE and OE are Xilinx FPGA configuration bitstreams. enabled, data is available on the PROMs DATA (D0-D7) pins. New data is available a short access time after each When the FPGA is in Master Serial mode, it generates a rising clock edge. The data is clocked into the FPGA on the configuration clock that drives the PROM. A short access following rising edge of the CCLK. A free-running oscillator time after CE and OE are enabled, data is available on the can be used in the Slave Parallel or Slave SelecMAP modes. PROM DATA (D0) pin that is connected to the FPGA DIN pin. New data is available a short access time after each Multiple devices can be cascaded by using the CEO output rising clock edge. The FPGA generates the appropriate to drive the CE input of the following device. The clock number of clock pulses to complete the configuration. When inputs and the DATA outputs of all PROMs in this chain are the FPGA is in Slave Serial mode, the PROM and the FPGA interconnected. All devices are compatible and can be are clocked by an external clock. cascaded with other members of the family or with the XC17V00 one-time programmable serial PROM family. X-Ref Target - Figure 1 CLK CE OE/RESET TCK CEO Data Control Serial TMS and Data D0 DATA or Memory Serial or Parallel Mode JTAG TDI Address Parallel Interface 7 Interface D 1:7 TDO Parallel Interface CF DS026 01 040204 Figure 1: XC18V00 Series Block Diagram 19992019 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. DS026 (v6.1) February 5, 2019 www.xilinx.com Send Feedback Product Specification 1R XC18V00 Series In-System-Programmable Configuration PROMs Pinout and Pin Description Table 1 provides a list of the pin names and descriptions for the 44-pin VQFP and PLCC and the 20-pin SOIC and PLCC packages. Table 1: Pin Names and Descriptions 20-pin Pin Boundary- 44-pin Function Pin Description 44-pin VQFP SOIC & Name Scan Order PLCC PLCC D0 4 DATA OUT D0 is the DATA output pin to provide data for 40 2 1 configuring an FPGA in serial mode. 3OUTPUT ENABLE D1 6 DATA OUT D0-D7 are the output pins to provide parallel 29 35 16 data for configuring a Xilinx FPGA in Slave 5OUTPUT Parallel/SelectMAP mode. ENABLE D1-D7 remain in high-Z state when the PROM D2 2 DATA OUT 42 4 2 operates in serial mode. D1-D7 can be left unconnected when the 1OUTPUT PROM is used in serial mode. ENABLE D3 8 DATA OUT 27 33 15 7OUTPUT ENABLE (1) D4 24 DATA OUT 9 15 7 23 OUTPUT ENABLE D5 10 DATA OUT 25 31 14 9OUTPUT ENABLE D6 17 DATA OUT 14 20 9 16 OUTPUT ENABLE D7 14 DATA OUT 19 25 12 13 OUTPUT ENABLE CLK 0 DATA IN Each rising edge on the CLK input increments 43 5 3 the internal address counter if both CE is Low and OE/RESET is High. OE/ 20 DATA IN When Low, this input holds the address 13 19 8 RESET counter reset and the DATA output is in a high- 19 DATA OUT Z state. This is a bidirectional open-drain pin that is held Low while the PROM is reset. 18 OUTPUT Polarity is NOT programmable. ENABLE CE 15 DATA IN When CE is High, the device is put into low- 15 21 10 power standby mode, the address counter is reset, and the DATA pins are put in a high-Z state. (1) CF 22 DATA OUT Allows JTAG CONFIG instruction to initiate 10 16 7 FPGA configuration without powering down 21 OUTPUT FPGA. This is an open-drain output that is ENABLE pulsed Low by the JTAG CONFIG command. DS026 (v6.1) February 5, 2019 www.xilinx.com Send Feedback Product Specification 2

Tariff Desc

8542.31.00 51 No ..Application Specific (Digital) Integrated Circuits (ASIC)

Electronic integrated circuits: Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Monolithic integrated circuits:
XI4
XILINX
Xilinx Inc
Xilinx Inc.

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted