ICS954201 ICS954201 Programmable Timing Control Hub for Mobile P4 Systems Recommended Application: Features/Benefits: CK410M clock, Intel Yellow Cover part Supports tight ppm accuracy clocks for Serial-ATA and PCI-Express Output Features: Supports spread spectrum modulation, 0 to -0.5% down spread 2 - 0.7V current-mode differential CPU pairs 7 - 0.7V current-mode differential SRC pair for SATA and Supports CPU clocks up to 400MHz PCI-E Uses external 14.318MHz crystal, external crystal load 1 - 0.7V current-mode differential CPU/SRC selectable caps are required for frequency tuning pair Supports undriven differential CPU, SRC pair in PD 4 - PCI (33MHz) for power management. 2 - PCICLK F, (33MHz) free-running 1 - USB, 48MHz 1 - DOT, 96MHz, 0.7V current differential pair 1 - REF, 14.318MHz Key Specifications: CPU outputs cycle-cycle jitter < 85ps SRC outputs cycle-cycle jitter < 125ps PCI outputs cycle-cycle jitter < 500ps +/- 300ppm frequency accuracy on CPU & SRC clocks +/- 100ppm frequency accuracy on USB clocks Pin Configuration Functionality CPU SRC PCI REF USB DOT VDDPCI 1 56 PCICLK2 1 2 2 FS C FS B FS A MHz MHz MHz MHz MHz MHz GND 2 55 PCI/SRC STOP 0 0 0 266.66 100.00 33.33 14.318 48.00 96.00 PCICLK3 3 54 CPU STOP 0 0 1 133.33 100.00 33.33 14.318 48.00 96.00 PCICLK4 4 53 FS C/TEST SEL 0 1 0 200.00 100.00 33.33 14.318 48.00 96.00 PCICLK5 5 52 REFOUT 0 1 1 166.66 100.00 33.33 14.318 48.00 96.00 1 0 0 333.33 100.00 33.33 14.318 48.00 96.00 GND 6 51 GND 1 0 1 100.00 100.00 33.33 14.318 48.00 96.00 VDDPCI 7 50 X1 1 1 0 400.00 100.00 33.33 14.318 48.00 96.00 ITP EN/PCICLK F0 8 49 X2 1 1 1 RESERVED 14.318 48.00 96.00 PCICLK F1 9 48 VDDREF Vtt PwrGd /PD 10 47 SDATA 1. FS C is a three-level input. Please see V and V specifications in IL FS IH FS the Input/Supply/Common Output Parameters Table for correct values. VDD4811 46SCLK Also refer to the Test Clarification Table. USB 48MHz/FS A 12 45 GND 2. FS B and FS A are low-threshold inputs. Please see the V and V IL FS IH FS GND 13 44 CPUCLKT0 specifications in the Input/Supply/Common Output Parameters Table for correct values. DOTT 96MHz 14 43 CPUCLKC0 DOTC 96MHz 15 42 VDDCPU FS B/TEST MODE 16 41 CPUCLKT1 SRCCLKT0 17 40 CPUCLKC1 SRCCLKC0 18 39 IREF SRCCLKT1 19 38 GNDA SRCCLKC1 20 37 VDDA VDDSRC 21 36 CPUCLKT2 ITP/SRCCLKT7 SRCCLKT2 22 35 CPUCLKC2 ITP/SRCCLKC7 SRCCLKC2 23 34 VDDSRC SRCCLKT3 24 33 SRCCLKT6 SRCCLKC3 25 32 SRCCLKC6 SRCCLKT4 SATA 26 31 SRCCLKT5 SRCCLKC4 SATA 27 30 SRCCLKC5 VDDSRC 28 29 GND 56-pin SSOP & TSSOP 0819H02/17/06 ICS954201 Pin Description PIN PIN PIN NAME DESCRIPTION TYPE 1 VDDPCI PWR Power supply for PCI clocks, nominal 3.3V 2 GND PWR Ground pin. 3 PCICLK3 OUT PCI clock output. 4 PCICLK4 OUT PCI clock output. 5 PCICLK5 OUT PCI clock output. 6 GND PWR Ground pin. 7 VDDPCI PWR Power supply for PCI clocks, nominal 3.3V Free running PCI clock not affected by PCI STOP . ITP EN: latched input to select pin functionality 8 ITP EN/PCICLK F0 I/O 1 = CPU ITP pair 0 = SRC pair 9 PCICLK F1 OUT Free running PCI clock not affected by PCI STOP . Vtt PwrGd is an active low input used to determine when latched inputs are ready to be sampled. PD is an asynchronous 10 Vtt PwrGd /PD IN active high input pin used to put the device into a low power state. The internal clocks, PLLs and the crystal oscillator are stopped. 11 VDD48 PWR Power pin for the 48MHz output.3.3V Frequency select latch input pin / Fixed 48MHz USB clock 12 USB 48MHz/FS A I/O output. 3.3V. 13 GND PWR Ground pin. 14 DOTT 96MHz OUT True clock of differential pair for 96.00MHz DOT clock. 15 DOTC 96MHz OUT Complement clock of differential pair for 96.00MHz DOT clock. 3.3V tolerant input for CPU frequency selection. Refer to input electrical characteristics for Vil FS and Vih FS values. 16 FS B/TEST MODE IN TEST MODE is a real time input to select between Hi-Z and REF/N divider mode while in test mode. Refer to Test Clarification Table. 17 SRCCLKT0 OUT True clock of differential SRC clock pair. 18 SRCCLKC0 OUT Complement clock of differential SRC clock pair. 19 SRCCLKT1 OUT True clock of differential SRC clock pair. 20 SRCCLKC1 OUT Complement clock of differential SRC clock pair. 21 VDDSRC PWR Supply for SRC clocks, 3.3V nominal 22 SRCCLKT2 OUT True clock of differential SRC clock pair. 23 SRCCLKC2 OUT Complement clock of differential SRC clock pair. 24 SRCCLKT3 OUT True clock of differential SRC clock pair. 25 SRCCLKC3 OUT Complement clock of differential SRC clock pair. 26 SRCCLKT4 SATA OUT True clock of differential SRC/SATA pair. 27 SRCCLKC4 SATA OUT Complement clock of differential SRC/SATA pair. 28 VDDSRC PWR Supply for SRC clocks, 3.3V nominal 0819H02/17/06 2