Programmable Fanout Buffer 5P1103 DATASHEET Description Features The 5P1103 is a programmable fanout buffer intended for Up to two high performance universal differential output high performance consumer, networking, industrial, pairs computing, and data-communications applications. Low RMS additive phase jitter: 0.2ps Configurations may be stored in on-chip One-Time Four banks of internal non-volatile in-system 2 Programmable (OTP) memory or changed using I C programmable or factory programmable OTP memory interface. 2 I C serial programming interface The outputs are generated from a single reference clock. The One additional LVCMOS output clock input reference can be crystal, external single-ended or Two universal output pairs: differential clock. The reference clock can come from one of Each configurable as one differential output pair or two the two redundant clock inputs and is selected by CLKSEL LVCMOS outputs pin. A glitchless manual switchover function allows one of the redundant clocks to be selected during normal operation. See I/O Standards: reference clock input section for details. Single-ended I/Os: 1.8V to 3.3V LVCMOS Two select pins allow up to 4 different configurations to be Differential I/Os - LVPECL, LVDS and HCSL programmed and accessible using processor GPIOs or Input frequency ranges: bootstrapping. The different selections may be used for different operating modes (full function, partial function, partial LVCMOS Reference Clock Input (XIN/REF) 1MHz to power-down), regional standards (US, Japan, Europe) or 200MHz system production margin testing. LVDS, LVPECL, HCSL Differential Clock Input (CLKIN, 2 The device may be configured to use one of two I C CLKINB) 1MHz to 350MHz addresses to allow multiple devices to be used in a system. Crystal frequency range: 8MHz to 40MHz Individually selectable output voltage (1.8V, 2.5V, 3.3V) for Pin Assignment each output pair Redundant clock inputs with manual switchover Programmable crystal load capacitance Individual output enable/disable Power-down mode 1.8V, 2.5V or 3.3V core V , V DDD DDA Available in 24-pin VFQFPN 4mm x 4mm package -40 to +85C industrial temperature operation 24 23 22 21 20 19 1 18 V 2 CLKIN DDO 2 17 OUT2 CLKINB 3 16 OUT2B XOUT EPAD 4 V XIN/REF 15 DDA 5 14 V NC DDA 6 13 NC CLKSEL 7 8 9 10 11 12 24-pin VFQFPN 5P1103 FEBRUARY 21, 2019 1 2019 Integrated Device Technology, Inc. SD/OE OUT0 SEL I2CB V 0 SEL1/SDA DDO SEL0/SCL V DDD V V 1 DDO DDA OUT1 NC OUT1B NC5P1103 DATASHEET Functional Block Diagram XIN/REF V 0 DDO XOUT OUT0 SEL I2CB V 1 DDO OUT1 CLKIN OUT1B CLKINB V 2 DDO OUT2 CLKSEL OUT2B SD/OE V DDA V DDA SEL1/SDA OTP SEL0/SCL and Control Logic V DDA V DDD Applications Ethernet switch/router PCI Express 1.0/2.0/3.0 Broadcast video/audio timing Multi-function printer Processor and FPGA clocking MSAN/DSLAM/PON Fiber Channel, SAN Telecom line cards 1 GbE and 10 GbE PROGRAMMABLE FANOUT BUFFER 2 FEBRUARY 21, 2019