Product Information

ADF4196BCPZ

ADF4196BCPZ electronic component of Analog Devices

Datasheet
Phase Locked Loops - PLL 6GHz ultra fast settling Fractional-N PL

Manufacturer: Analog Devices
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

1: USD 28.665 ea
Line Total: USD 28.66

0 - Global Stock
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
0 - Global Stock


Ships to you between Fri. 26 Apr to Thu. 02 May

MOQ : 26
Multiples : 1

Stock Image

ADF4196BCPZ
Analog Devices

26 : USD 20.3362
28 : USD 19.9154
54 : USD 19.4946
130 : USD 19.0739
260 : USD 18.6531

0 - Global Stock


Ships to you between Thu. 02 May to Mon. 06 May

MOQ : 1
Multiples : 1

Stock Image

ADF4196BCPZ
Analog Devices

1 : USD 28.665
10 : USD 26.7372
25 : USD 24.9698
100 : USD 22.5709
250 : USD 21.8804
500 : USD 21.3473

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Type
Number of Circuits
Maximum Input Frequency
Minimum Input Frequency
Output Frequency Range
Supply Voltage - Max
Supply Voltage - Min
Maximum Operating Temperature
Minimum Operating Temperature
Package / Case
Packaging
Mounting Style
Series
Brand
Input Level
Development Kit
Operating Supply Current
Operating Supply Voltage
Factory Pack Quantity :
Cnhts
Hts Code
Mxhts
Product Type
Subcategory
Taric
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.
Image Description
102781-HMC272AMS8 electronic component of Analog Devices 102781-HMC272AMS8

- HMC272AMS8E Mixer 1.7GHz ~ 3GHz Evaluation Board
Stock : 0

104991-HMC327MS8G electronic component of Analog Devices 104991-HMC327MS8G

Analog Devices Hittite RF Development Tools Eval PCB
Stock : 0

105706-HMC384LP4 electronic component of Analog Devices 105706-HMC384LP4

Analog Devices Hittite Clock & Timer Development Tools Eval PCB
Stock : 0

105706-HMC506LP4 electronic component of Analog Devices 105706-HMC506LP4

Analog Devices Hittite Clock & Timer Development Tools Eval PCB
Stock : 0

107384-HMC493LP3 electronic component of Analog Devices 107384-HMC493LP3

RF Development Tools HMC493LP3 Evaluation PCB
Stock : 0

107755-HMC454ST89 electronic component of Analog Devices 107755-HMC454ST89

Sub-GHz Development Tools HMC454ST89 Evaluation PCB, 900 MHz
Stock : 0

108190-HMC591LP5 electronic component of Analog Devices 108190-HMC591LP5

RF Development Tools HMC591LP5 Evaluation PCB
Stock : 0

106137-HMC370LP4 electronic component of Analog Devices 106137-HMC370LP4

Analog Devices Hittite RF Development Tools Eval PCB
Stock : 0

106137-HMC443LP4 electronic component of Analog Devices 106137-HMC443LP4

RF Development Tools HMC443LP4 Evaluation PCB
Stock : 0

109266-HMC550A electronic component of Analog Devices 109266-HMC550A

RF Development Tools HMC550A EVALUATION PCB ASSEMBLY
Stock : 0

Image Description
CY22150FZXC electronic component of Infineon CY22150FZXC

Clock Generator, Fanout Distribution IC 200MHz 1 16-TSSOP (0.173", 4.40mm Width)
Stock : 1

CY22800KFXC electronic component of Infineon CY22800KFXC

Phase Locked Loops - PLL Prog Clk Gen 0.5MHz-100MHz
Stock : 1

CY2305SXI-1H electronic component of Infineon CY2305SXI-1H

Fanout Buffer (Distribution), Zero Delay Buffer IC 133.33MHz 1 8-SOIC (0.154", 3.90mm Width)
Stock : 716

CY2305SXI-1T electronic component of Infineon CY2305SXI-1T

Phase Locked Loops - PLL 3.3VZDB IND
Stock : 2091

ADF4153BCPZ electronic component of Analog Devices ADF4153BCPZ

Fractional N Synthesizer (RF) IC 4GHz 1 20-VFQFN Exposed Pad, CSP
Stock : 0

NB2305AI1DR2G electronic component of ON Semiconductor NB2305AI1DR2G

Phase Locked Loops - PLL 3.3V Five Output Zero Delay Buffer
Stock : 1

NB2309AI1DG electronic component of ON Semiconductor NB2309AI1DG

Zero Delay Buffer 9-Out Single-Ended 16-Pin SOIC Rail
Stock : 1

NBC12430AFNG electronic component of ON Semiconductor NBC12430AFNG

ON Semiconductor Phase Locked Loops - PLL 3.3V5V Programmable PLL Clock Generator
Stock : 2

ADF4156BCPZ electronic component of Analog Devices ADF4156BCPZ

Phase Locked Loops - PLL 6.2 GHz Fractional-N Freq Synthesizer
Stock : 2

PI6C2405A-1LE electronic component of Diodes Incorporated PI6C2405A-1LE

Phase Locked Loops - PLL 1:5 Zero Delay Clock Buffer
Stock : 2

Low Phase Noise, Fast Settling, 6 GHz PLL Frequency Synthesizer Data Sheet ADF4196 FEATURES GENERAL DESCRIPTION Fast settling, fractional-N PLL architecture The ADF4196 frequency synthesizer can be used to implement Single PLL replaces ping-pong synthesizers local oscillators (LO) in the upconversion and downconversion Frequency hop across GSM band in 5 s with phase settled sections of wireless receivers and transmitters. Its architecture is within 20 s specifically designed to meet the GSM/EDGE lock time require- 1 degree rms phase error at 4 GHz RF output ments for base stations, and the fast settling feature makes the Digitally programmable output phase ADF4196 suitable for pulse Doppler radar applications. RF input range up to 6 GHz The ADF4196 consists of a low noise, digital phase frequency 3-wire serial interface detector (PFD) and a precision differential charge pump. On-chip, low noise differential amplifier A differential amplifier converts the differential charge pump Phase noise figure of merit: 216 dBc/Hz output to a single-ended voltage for the external voltage controlled APPLICATIONS oscillator (VCO). The sigma-delta (-) based fractional inter- polator, working with the N divider, allows programmable modulus GSM/EDGE base stations fractional-N division. Additionally, the 4-bit reference (R) counter PHS base stations and on-chip frequency doubler allow selectable reference signal Pulse Doppler radar (REF ) frequencies at the PFD input. IN Instrumentation and test equipment Beam-forming/phased array systems A complete phase-locked loop (PLL) can be implemented if the synthesizer is used with an external loop filter and a VCO. The switching architecture ensures that the PLL settles within the GSM time slot guard period, removing the need for a second PLL and associated isolation switches. This decreases the cost, complexity, PCB area, shielding, and characterization found on previous ping-pong GSM PLL architectures. FUNCTIONAL BLOCK DIAGRAM SDV DV 1 DV 2 DV 3 AV V 1 V 2 V 3 R DD DD DD DD DD P P P SET REFERENCE SW1 4-BIT R /2 + PHASE 2 DIVIDER COUNTER REF + CP CHARGE OUT+ IN FREQUENCY DOUBLER PUMP CP DETECTOR OUT SW2 V DD HIGH-Z DGND CMR LOCK DETECT DIFFERENTIAL AMPLIFIER AIN OUTPUT MUX MUX OUT R DIV + AIN+ N DIV A OUT N COUNTER SW3 FRACTIONAL INTERPOLATOR RF IN+ CLK 24-BIT RF DATA IN DATA REGISTER FRACTION MODULUS INTEGER LE REG REG REG ADF4196 A 1 A 2 D 1 D 2 D 3 SD SW GND GND GND GND GND GND GND Figure 1. Rev. D Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. rights of third parties that may result from its use. Specifications subject to change without notice. No Tel: 781.329.4700 20112015 Analog Devices, Inc. All rights reserved. license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. Technical Support www.analog.com 09450-001ADF4196 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Input Shift Register .................................................................... 13 Applications ....................................................................................... 1 Register Map ................................................................................... 14 General Description ......................................................................... 1 FRAC/INT Register (R0) Latch Map ....................................... 15 Functional Block Diagram .............................................................. 1 MOD/R Register (R1) Latch Map ............................................ 16 Revision History ............................................................................... 2 Phase Register (R2) Bit Latch Map .......................................... 17 Specif icat ions ..................................................................................... 3 Function Register (R3) Latch Map ........................................... 18 Timing Characteristics ................................................................ 4 Charge Pump Register (R4) Latch Map .................................. 19 Absolute Maximum Ratings ............................................................ 5 Power-Down Register (R5) Bit Map ........................................ 20 Thermal Resistance ...................................................................... 5 Mux Register (R6) Latch Map and Truth Table ..................... 21 Transistor Count ........................................................................... 5 Programming the ADF4196 .......................................................... 22 ESD Caution .................................................................................. 5 Worked Example ........................................................................ 22 Pin Configuration and Function Descriptions ............................. 6 Spur Mechanisms ....................................................................... 22 Typical Performance Characteristics ............................................. 8 Power-Up Initialization ............................................................. 23 Theory of Operation ...................................................................... 11 Changing the Frequency of the PLL and the Phase Lookup Table ............................................................................................. 23 General Description ................................................................... 11 Applications Information .............................................................. 25 Reference Input ........................................................................... 11 Local Oscillator for a GSM Base Station ................................. 25 RF Input Stage ............................................................................. 11 Interfacing ................................................................................... 27 PFD and Charge Pump .............................................................. 12 PCB Design Guidelines ............................................................. 27 Differential Charge Pump ......................................................... 12 Outline Dimensions ....................................................................... 28 Fast Lock Timeout Counters ..................................................... 12 Ordering Guide .......................................................................... 28 Differential Amplifier ................................................................ 13 MUX and Lock Detect ......................................................... 13 OUT REVISION HISTORY 5/15Rev. C to Rev. D Changed LFCSP VQ to LFCSP WQ ......................... Throughout Changes to Figure 3 .......................................................................... 6 Changed ADuC70xx Interface Section to Analog Microcontroller Interface Section ................................................ 27 Changes to Analog Microcontroller Interface Section and Figure 38 .......................................................................................... 27 Updated Outline Dimensions ....................................................... 28 Changes to Ordering Guide .......................................................... 28 1/13Rev. B to Rev. C Change to Power-Up Initialization Section ................................ 23 Changes to Ordering Guide .......................................................... 28 12/11Rev. A to Rev. B Changes to Figure 10, Figure 11, Figure 13, and Figure 14 ............................................................................................ 9 Change to Figure 31 ....................................................................... 17 10/11Revision A: Initial Version Rev. D Page 2 of 28

Tariff Desc

8542.31.00 51 No ..Application Specific (Digital) Integrated Circuits (ASIC)

Electronic integrated circuits: Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Monolithic integrated circuits:
AD4
ANALOG DEVICES
Analog Devices Hittite
ANALOG DEVICES (LINEAR TECHNOLOGY)
ANALOG DEVICES (MAXIM INTEGRATED)
ANALOG DEVICES (TRINAMIC)
Analog Devices / Hittite
Analog Devices / Linear Technology
Analog Devices Inc
Analog Devices Inc.
Analog Devices, Inc.
DA4
Dallas
DALLAS / MAXIM
Dallas Semiconductor (VA)
LINEAR
LINEAR TECH
Linear Technology
Linear Technology (part of ADI)
LT
LT4
MAXIM
Maxim Integrated
MAXIM INTEGRATED / ANALOG DEVICES
Maxim Integrated Products
MAXIM-DALLAS
MX4
Technology
Trinamic
TRINAMIC / ANALOG DEVICES
Trinamic Motion Control
Trinamic Motion Control GmbH

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted